Das, S.R. and Biswas, S.N. and Biswas, D. and Petriu, E.M. and Assaf, Mansour (2012) System-on-chips design using ISCAS benchmark circuits - an approach to fault injection and simulation based on Verilog HDL. IETE Journal of Research, 58 (2). pp. 107-113. ISSN 0377-2063
PDF
- Published Version
Restricted to Repository staff only Download (741kB) |
Abstract
The evolution of the embedded cores-based design paradigm in recent times has created numerous challenging problems for the test design community. To develop suitable test environment and appropriate test methodologies for digital cores-based-system-on-chip (SOC) is a fascinating area of research today. This paper attempts to develop viable solution option to these problems based on cores constructed from the International Symposium on Circuits and Systems (ISCAS) 85 combinational and ISCAS 89 sequential benchmark circuits. The wrapper that separates the core under test from other cores is assumed to be Institute of Electrical and Electronics Engineers P1500-compliant. The cores and test access mechanism (TAM) are described in the paper using Verilog hardware description language, while TAM is implemented as a plain signal transport medium, being shared by all the cores in the SOC. The fault injection is done by a simulator that also generates the tests for the core. The fault simulation process is carried out after successful compilation of the cores, the individual core selection being done by the program running in the background.
Item Type: | Journal Article |
---|---|
Subjects: | T Technology > T Technology (General) |
Divisions: | Faculty of Science, Technology and Environment (FSTE) > School of Engineering and Physics |
Depositing User: | Mansour Assaf |
Date Deposited: | 22 Jan 2013 21:41 |
Last Modified: | 20 Jul 2016 23:32 |
URI: | https://repository.usp.ac.fj/id/eprint/5357 |
Actions (login required)
View Item |